Design Optimization of Radiation-Hardened CMOS Integrated Circuits
- 1 January 1975
- journal article
- Published by Institute of Electrical and Electronics Engineers (IEEE) in IEEE Transactions on Nuclear Science
- Vol. 22 (6) , 2208-2213
- https://doi.org/10.1109/tns.1975.4328107
Abstract
Ionizing-radiation-induced threshold voltage shifts in CMOS integrated circuits will drastically degrade circuit performance unless the design parameters related to the fabrication process are properly chosen. To formulate an approach to CMOS design optimization, experimentally observed analytical relationships showing strong dependences between threshold voltage shifts and silicon dioxide thickness are utilized. These measurements were made using radiation-hardened aluminum-gate CMOS inverter circuits and have been corroborated by independent data taken from MOS capacitor structures. Knowledge of these relationships allows one to define ranges of acceptable CMOS design parameters based upon radiation-hardening capabilities and post-irradiation performance specifications. Furthermore, they permit actual design optimization of CMOS integrated circuits which results in optimum pre-and post-irradiation performance with respect to speed, noise margins, and quiescent power consumption. Theoretical and experimental results of these procedures, the applications of which can mean the difference between failure and success of a CMOS integrated circuit in a radiation environment, are presented.Keywords
This publication has 3 references indexed in Scilit:
- Process Optimization of Radiation-Hardened CMOS Integrated CircuitsIEEE Transactions on Nuclear Science, 1975
- Process Controls for Radiation-Hardened Aluminum Gate Bulk Silicon CMOSIEEE Transactions on Nuclear Science, 1975
- Radiation Hardening of P-MOS Devices by Optimization of the Thermal Si02 Gate InsulatorIEEE Transactions on Nuclear Science, 1971