The C400 superscalar/superpipelined RISC design
- 10 December 2002
- conference paper
- Published by Institute of Electrical and Electronics Engineers (IEEE)
Abstract
The C400 represents the first complete reimplementation of the CLIPPER architecture since Fairchild introduced the original C100 version in 1985. The design incorporates an entirely new pipeline structure that exploits instruction-level parallelism far more than its predecessors, and provides far greater computational performance than earlier CLIPPERs, in both absolute and frequency-adjusted comparisons. The combination of superscalar dispatch and deep floating-point pipelines provides architectural headroom that permits performance enhancements over the life of the implementation architecture. The C400's design goals, constraints, and architecture are discussed.<>Keywords
This publication has 2 references indexed in Scilit:
- Code restructuring for enhanced performance on a pipelined processorPublished by Institute of Electrical and Electronics Engineers (IEEE) ,2002
- The Clipper processor: instruction set architecture and implementationCommunications of the ACM, 1989