Bipolar transistor design for optimized power-delay logic circuits
- 1 August 1979
- journal article
- Published by Institute of Electrical and Electronics Engineers (IEEE) in IEEE Journal of Solid-State Circuits
- Vol. 14 (4) , 679-684
- https://doi.org/10.1109/jssc.1979.1051244
Abstract
No abstract availableThis publication has 11 references indexed in Scilit:
- Evaluation of electron injection current density in p-layers for injection modeling of I/sup 2/LIEEE Journal of Solid-State Circuits, 1977
- Application of the optimization program AOP to the design of memory circuitsIEEE Transactions on Circuits and Systems, 1975
- Automated design optimization of integrated switching circuitsIEEE Journal of Solid-State Circuits, 1974
- Transient analysis of multiple-input integrated digital structuresIEEE Transactions on Electron Devices, 1973
- Limitations in microelectronics — II. Bipolar technologySolid-State Electronics, 1972
- High injection in epitaxial transistorsIEEE Transactions on Electron Devices, 1969
- Carrier mobilities in silicon empirically related to doping and fieldProceedings of the IEEE, 1967
- Techniques for the optimal design and synthesis of switching circuitsProceedings of the IEEE, 1967
- The method of estimating delay in switching circuits and the figure of merit of a switching transistorIEEE Transactions on Electron Devices, 1964
- Effects of Electrons and Holes on the Transition Layer Characteristics of Linearly Graded P-N JunctionsProceedings of the IRE, 1961