A 1.5-ns 32-b CMOS ALU in double pass-transistor logic
- 1 November 1993
- journal article
- Published by Institute of Electrical and Electronics Engineers (IEEE) in IEEE Journal of Solid-State Circuits
- Vol. 28 (11) , 1145-1151
- https://doi.org/10.1109/4.245595
Abstract
Describes circuit techniques for fabricating a high-speed adder using pass-transistor logic. Double pass-transistor logic (DPL) is shown to improve circuit performance at reduced supply voltage. Its symmetrical arrangement and double-transmission characteristics improve the gate speed without increasing the input capacitance. A carry propagation circuit technique called conditional carry selection (CCS) is shown to resolve the problem of series-connected pass transistors in the carry propagation path. By combining these techniques, the addition time of a 32-b ALU can be reduced by 30% from that of an ordinary CMOS ALU. A 32-b ALU test chip is fabricated in 0.25- mu m CMOS technology using these circuit techniques and is capable of an addition time of 1.5 ns at a supply voltage of 2.5 V.<>Keywords
This publication has 14 references indexed in Scilit:
- A 100 MHz superscalar PA-RISC CPU/coprocessor chipPublished by Institute of Electrical and Electronics Engineers (IEEE) ,2003
- A 2.3/spl mu/m/sup 2/, Single-Bit-Line SRAM Cell with High Soft-Error-Immune StructurePublished by Institute of Electrical and Electronics Engineers (IEEE) ,1993
- A 1.5 ns 32 b CMOS ALU in double pass-transistor logicPublished by Institute of Electrical and Electronics Engineers (IEEE) ,1993
- 0.5- mu m 3.3-V BiCMOS standard cells with 32-kilobyte cache and ten-port register fileIEEE Journal of Solid-State Circuits, 1992
- 2.5-V bipolar/CMOS circuits for 0.25- mu m BiCMOS technologyIEEE Journal of Solid-State Circuits, 1992
- 3.3-V BiCMOS circuit techniques for 250-MHz RISC arithmetic modulesIEEE Journal of Solid-State Circuits, 1992
- Differential current switch—High performance at low powerIBM Journal of Research and Development, 1991
- A CMOS floating point multiplierIEEE Journal of Solid-State Circuits, 1984
- Cascode voltage switch logic: A differential CMOS logic familyPublished by Institute of Electrical and Electronics Engineers (IEEE) ,1984
- Carry-Select AdderIRE Transactions on Electronic Computers, 1962