Interconnect capacitance, crosstalk, and signal delay for 0.35 μm CMOS technology
- 24 December 2002
- conference paper
- Published by Institute of Electrical and Electronics Engineers (IEEE)
- No. 01631918,p. 619-622
- https://doi.org/10.1109/iedm.1996.554059
Abstract
With the advent of deep-submicron technologies and sub-nano second switching circuits, VLSI interconnects become one of the important limiting factors of today's high-speed and high-density circuit performances, which arises with signal dispersion, crosstalk, and unmatched signal timing. To overcome signal integrity problems, the accurate prediction of the electrical characteristics of interconnects is essential. This paper presents interconnect line characterization, modeling, and simulation of 0.35 /spl mu/m CMOS logic technology. The final goal of this work is aimed at building the database of electrical parameters of multi-layered interconnects and providing new guidelines to obtain optimal interconnect design for high-speed and high-density VLSI circuits.Keywords
This publication has 3 references indexed in Scilit:
- A scaling scheme for interconnect in deep-submicron processesPublished by Institute of Electrical and Electronics Engineers (IEEE) ,2002
- 2001 needs for multi-level interconnect technologyIEEE Circuits and Devices Magazine, 1995
- Crosstalk analysis of interconnection lines and packages in high-speed integrated circuitsIEEE Transactions on Circuits and Systems, 1990