Icon: A Tool for Design at Schematic, Virtual Grid, and Layout Levels
- 1 November 1984
- journal article
- Published by Institute of Electrical and Electronics Engineers (IEEE) in IEEE Design & Test of Computers
- Vol. 1 (4) , 53-60
- https://doi.org/10.1109/MDT.1984.5005690
Abstract
The design of a custom VLSI chip requires work at several levels of abstraction. For example, random logic is naturally described as schematics, hand-entered layouts are naturally entered on a virtual grid, and machine-generated or compacted layouts are edited on an accurate, geometrically fixed grid. Icon is a new computer-aided design tool that allows these aspects of design to be handled simultaneously. It provides a schematics entry and simulation system, a virtual-grid compacter, and a layout editor. The user interface is consistent across these functions, and it is possible to mix them on the screen. In particular, Icon allows the user to insert pieces of layout, such as PLAs, directly into a schematic. This eliminates the effort of developing a logic diagram for them and provides accurate simulation with both interactive graphics and program level capabilities. Several dozen full-custom NMOS and CMOS chips have been designed with Icon, including a number of local area network support chips, a high-speed RAM, and high bandwidth data switches.Keywords
This publication has 5 references indexed in Scilit:
- Edisim: A Graphical Simulator Interface for LSI DesignIEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems, 1983
- A Vertically Integrated VLSI Design EnvironmentPublished by Institute of Electrical and Electronics Engineers (IEEE) ,1983
- Virtual Grid Symbolic LayoutPublished by Institute of Electrical and Electronics Engineers (IEEE) ,1981
- Circuit Design Aids on UnixPublished by Institute of Electrical and Electronics Engineers (IEEE) ,1978
- Large Scale Integration of MOS Complex Logic: A Layout MethodIEEE Journal of Solid-State Circuits, 1967