Figures of merit to characterize the importance of on-chip inductance
- 1 December 1999
- journal article
- Published by Institute of Electrical and Electronics Engineers (IEEE) in IEEE Transactions on Very Large Scale Integration (VLSI) Systems
- Vol. 7 (4) , 442-449
- https://doi.org/10.1109/92.805751
Abstract
A closed-form solution for the output signal of a CMOS inverter driving an RLC transmission line is presented. This solution is based on the alpha power law for deep submicrometer technologies. Two figures of merit are presented that are useful for determining if a section of interconnect should be modeled as either an RLC or an RC impedance. The damping factor of a lumped RLC circuit is shown to be a useful criterion. The second useful figure of merit considered in this paper is the ratio of the rise time of the input signal at the driver of an interconnect line to the time of flight of the signals across the line. AS/X circuit simulations of an RLC transmission line and a five section RC II circuit based on a 0.25-/spl mu/m IBM CMOS technology are used to quantify and determine the relative accuracy of an RC model. One primary result of this paper is evidence demonstrating that a range for the length of the interconnect exists for which inductance effects are prominent. Furthermore, it is shown that under certain conditions, inductance effects are negligible despite the length of the section of interconnect.Keywords
This publication has 12 references indexed in Scilit:
- When are transmission-line effects important for on-chip interconnections?IEEE Transactions on Microwave Theory and Techniques, 1997
- Advanced copper interconnections for silicon CMOS technologiesApplied Surface Science, 1995
- Modeling and characterization of long on-chip interconnections for high-performance microprocessorsIBM Journal of Research and Development, 1995
- FD-TD modeling of digital signal propagation in 3-D circuits with passive and active loadsIEEE Transactions on Microwave Theory and Techniques, 1994
- High-speed VLSI interconnect modeling based on S-parameter measurementsIEEE Transactions on Components, Hybrids, and Manufacturing Technology, 1993
- RSFQ logic/memory family: a new Josephson-junction technology for sub-terahertz-clock-frequency digital systemsIEEE Transactions on Applied Superconductivity, 1991
- High-speed signal propagation on lossy transmission linesIBM Journal of Research and Development, 1990
- A system for critical path analysis based on back annotation and distributed interconnect impedance modelsMicroelectronics Journal, 1988
- Approximation of wiring delay in MOSFET LSIIEEE Journal of Solid-State Circuits, 1983
- The Effects of Interconnections on High-Speed Logic CircuitsIEEE Transactions on Electronic Computers, 1963