Deep sub-100 nm CMOS with ultra low gate sheet resistance by NiSi
- 7 November 2002
- conference paper
- Published by Institute of Electrical and Electronics Engineers (IEEE)
Abstract
CMOS devices down to 50 nm gate length were fabricated with NiSi salicide for the first time. Edge effects of Ni-polycide formation, enhanced by a recessed spacer, results in gate Rs roll-off with poly line width. Ultra low /spl sim/2 /spl Omega///spl square/ gate Rs is achieved for 50 nm line width with low junction leakage. Source/drain series resistance is significantly reduced and, consequently, drive current is improved with NiSi. Ring oscillator speed measurements showed significant improvement in gate delay with NiSi, especially for the ring oscillators made with large gate width devices.Keywords
This publication has 2 references indexed in Scilit:
- Self-aligned nickel-mono-silicide technology for high-speed deep submicrometer logic CMOS ULSIIEEE Transactions on Electron Devices, 1995
- Analysis of resistance behavior in Ti- and Ni-salicided polysilicon filmsIEEE Transactions on Electron Devices, 1994