A novel precision MOS synchronous delay line
- 1 December 1985
- journal article
- Published by Institute of Electrical and Electronics Engineers (IEEE) in IEEE Journal of Solid-State Circuits
- Vol. 20 (6) , 1265-1271
- https://doi.org/10.1109/jssc.1985.1052467
Abstract
Unlike common delay lines, which are implemented in hybrid technologies, the SDL is implemented in MOS. Thus the SDL obviates the need in certain applications for separate delay-line components, since it can be integrated directly into LSI or VLSI components implemented in common MOS technologies. The SDL was implemented for the first time in a commercial DRAM controller, in which it provided precision trigger pulses for the DRAM control signals. The SDL utilizes the system clock as a delay reference. The negative feedback that is intrinsic to the SDL design also makes it very insensitive to supply-voltage, temperature, and processing variations. A delay analysis predicts a linear relationship between the delays provided by the taps and the input reference clock. This linear relationship was confirmed experimentally, as was the low sensitivity of the SDL to temperature and voltage-supply variations. A closed-loop analysis defines the circuit parameters that determine stable and optimum operation.Keywords
This publication has 3 references indexed in Scilit:
- A programmable NMOS DRAM controller for microcomputer systems with dual-port memory and error checking and correctionIEEE Journal of Solid-State Circuits, 1983
- Sampled analog filtering using switched capacitors as resistor equivalentsIEEE Journal of Solid-State Circuits, 1977
- All-MOS charge redistribution analog-to-digital conversion techniques. IIEEE Journal of Solid-State Circuits, 1975