NMOS protection circuitry
- 1 May 1985
- journal article
- Published by Institute of Electrical and Electronics Engineers (IEEE) in IEEE Transactions on Electron Devices
- Vol. 32 (5) , 910-917
- https://doi.org/10.1109/T-ED.1985.22047
Abstract
This paper discusses the major models that relate to breakdown phenomena and how they relate to protection-circuit design. The voltage-, current-, and temperature-dependent models are empirically extended to three dimensions. Using the resultant model, test structures were designed, processed, and evaluated. From this work, the key design and layout parameters for NMOS have been determined. With an optimized layout, electrostatic discharge protection up to 8 kV can be obtained.Keywords
This publication has 0 references indexed in Scilit: