Stacked transistors CMOS (ST-MOS), an NMOS technology modified to CMOS
- 1 April 1982
- journal article
- Published by Institute of Electrical and Electronics Engineers (IEEE) in IEEE Transactions on Electron Devices
- Vol. 29 (4) , 585-589
- https://doi.org/10.1109/t-ed.1982.20747
Abstract
This paper describes how standard NMOS technology can be modified to provide CMOS devices [1]. This is done by creating p-channel transistors in an active polysilicon layer. This stacked transistors CMOS (ST-CMOS) technology may be considered as a step towards a three-dimensional (3-D) integration, which is a possible approach for increasing the IC's packing density. All of the steps in the process are standard but one: the laser annealing of processed wafers. A crucial step in this ST-CMOS process is the laser annealing of a multilayer structure: the technique of selective annealing has been developed and optimized.Keywords
This publication has 16 references indexed in Scilit:
- Laser light absorption in multilayersJournal of Applied Physics, 1981
- Intermediate Oxide Formation in Double‐Polysilicon Gate MOS StructureJournal of the Electrochemical Society, 1980
- One-gate-wide CMOS Inverter on laser-recrystallized polysiliconIEEE Electron Device Letters, 1980
- Capacitance voltage characterization of poly SiSiO2Si structuresSolid-State Electronics, 1980
- Temperature distributions produced in semiconductors by a scanning elliptical or circular cw laser beamJournal of Applied Physics, 1980
- Silicon-on-insulator m.o.s.f.e.t.s fabricated on laser-annealed polysilicon on SiO 2Electronics Letters, 1979
- cw laser anneal of polycrystalline silicon: Crystalline structure, electrical propertiesApplied Physics Letters, 1978
- PSA-a new approach for bipolar LSIIEEE Journal of Solid-State Circuits, 1978
- Evidence for surface asperity mechanism of conductivity in oxide grown on polycrystalline siliconJournal of Applied Physics, 1977
- Field-effects in polycrystalline-silicon filmsSolid-State Electronics, 1972