Fault modeling and testing generation for sample-and-hold circuits
- 1 January 1991
- conference paper
- Published by Institute of Electrical and Electronics Engineers (IEEE)
- p. 2072-2075 vol.4
- https://doi.org/10.1109/iscas.1991.176812
Abstract
The author presents the first comprehensive study of fault modeling of the class of sample-and-hold circuits frequently used in mixed analog/digital signal processors. The faults under study consist of catastrophic faults and out-of-specification faults. Even if the faults are restricted to the passive components and MOS switches (i.e. the operational amplifiers are assumed fault-free), the effects of these faults are quite complex, especially the out-of-specification faults. For example, an incorrect value of the resistor R/sub on/ of an MOS switch and an incorrect value of the capacitor in some cases have the same faulty manifestations at the output, and may be thought of as equivalent faults. The concept of fault equivalence is validated for analog circuits. The results show that various types of faults are distinguishable, thus reducing the size of the analog fault dictionary used in further diagnosis.Keywords
This publication has 3 references indexed in Scilit:
- A design-for-test methodology for active analog filtersPublished by Institute of Electrical and Electronics Engineers (IEEE) ,2002
- MOS Switched-Capacitor and Continuous-Time Integrated Circuits and SystemsPublished by Springer Nature ,1989
- Applications of a direct-transfer SC integratorIEEE Transactions on Circuits and Systems, 1984