Solid-State Delay of Analog Signals
- 1 June 1968
- journal article
- Published by Institute of Electrical and Electronics Engineers (IEEE) in IEEE Journal of Solid-State Circuits
- Vol. 3 (2) , 179-181
- https://doi.org/10.1109/JSSC.1968.1049866
Abstract
A solid-state system for the delay of analog signals that lends itself to integrated circuit fabrication is described. The system utilizes the FM record-reproduce electronics of a tape recorder for the delay of recorded or "on line" signals. A monostable multivibrator delay chain of any length is inserted in the reproduce electronics for incremental or continuous changes in delay. The delay of analog signals is illustrated with a 47-stage delay chain providing a 235- /spl mu/ s delay of signals recorded at 60 in/s on a standard bandwidth IRIG FM tape recorder. This same delay chain will provide a 7.52ms delay at 1 7/8 in/s by changing the plug-in timing capacitors.Keywords
This publication has 5 references indexed in Scilit:
- A tapped electronically variable delay line suitable for integrated circuitsProceedings of the IEEE, 1966
- Automatic Correction of Timing Errors in Magnetic Tape RecordersIEEE Transactions on Military Electronics, 1965
- Analysis and design of a transistor linear-delay circuitTransactions of the American Institute of Electrical Engineers, Part I: Communication and Electronics, 1959
- The Development of a Variable Time DelayProceedings of the IRE, 1953
- Discontinuous Low-frequency Delay Line with Continuously Variable DelayNature, 1952