A preliminary architecture for a basic data-flow processor
- 1 December 1974
- journal article
- Published by Association for Computing Machinery (ACM) in ACM SIGARCH Computer Architecture News
- Vol. 3 (4) , 126-132
- https://doi.org/10.1145/641675.642111
Abstract
A processor is described which can achieve highly parallel execution of programs represented in data-flow form. The language implemented incorporates conditional and iteration mechanisms, and the processor is a step toward a practical data-flow processor for a Fortran-level data-flow language. The processor has a unique architecture which avoids the problems of processor switching and memory/processor interconnecion that usually limit the degree of realizable concurrent processing. The architecture offers an unusual solution to the problem of structuring and managing a two-level memory system.Keywords
This publication has 3 references indexed in Scilit:
- A computer architecture for highly parallel signal processingPublished by Association for Computing Machinery (ACM) ,1974
- A data flow language for operating systems programmingACM SIGPLAN Notices, 1973
- Properties of a Model for Parallel Computations: Determinacy, Termination, QueueingSIAM Journal on Applied Mathematics, 1966