Preparation of silicon-on-gallium arsenide wafers for monolithic optoelectronic integration

Abstract
A process is described which combines silicon-on-insulator (SOI) and wafer bonding techniques to create thin (/spl ap/100 nm) single-crystal silicon layers on oxide coated gallium arsenide wafers for use in optoelectronic integration. Using a GaAs substrate for the integration eliminates the thermal expansion coefficient mismatch problems which have blocked monolithic integration of thick, stress sensitive optoelectronic devices on silicon, without compromising the performance of CMOS circuitry which can be fabricated in very thin, compressively strained silicon layers using SOT techniques.