Design of CMOS masterslice logic LSI
- 1 January 1983
- journal article
- Published by Wiley in Electronics and Communications in Japan (Part I: Communications)
- Vol. 66 (1) , 111-119
- https://doi.org/10.1002/ecja.4400660115
Abstract
This paper describes the design of a masterslice LSI with two‐input equivalent 6000 gates (three‐input 4000 gates). It uses 2 μm CMOS dual Al interconnect process technology and has application to medium and small computers, terminals and peripheral equipment. It is shown that a three‐input bent‐type gate basic cell effectively realizes high integration because various logic gates can be constructed with small areas. to realize high speed, the chip is designed in several blocks. the intra‐block net uses short interconnects, whereas the inter‐block net is driven by buffers with high load drive capability. Special clock supply circuits for small clock signal skew and a register‐file to accommodate a small capacity RAM into LSI are designed. the number of wiring channels is determined based on the theoretical wiring length, and it has been confirmed that channel utilization agrees with the theoretical value. Since it is important that a masterslice LSI be designed to its specifications within a short time, a method is developed to calculate accurately the circuit delay time during the design. Evaluation of the test LSIs shows that the average gate delay time of 1.81 ns is obtained; this agrees to within 5.4% of the calculated delay time.Keywords
This publication has 1 reference indexed in Scilit:
- A 6,000-gate CMOS gate arrayPublished by Institute of Electrical and Electronics Engineers (IEEE) ,1982