A 64-kbit block addressed charge-coupled memory
- 1 February 1976
- journal article
- Published by Institute of Electrical and Electronics Engineers (IEEE) in IEEE Journal of Solid-State Circuits
- Vol. 11 (1) , 49-58
- https://doi.org/10.1109/jssc.1976.1050674
Abstract
Describes the design and performance of a 64-kbit (65536 bits) block addressed charge-coupled serial memory. By using the offset-mask charge-coupled device (CCD) electrode structure to obtain a small cell size, and an adaptive system approach to utilize nonzero defect memory chips, the system cost per bit of charge-coupled serial memory can be reduced to provide a solid-state replacement of moving magnetic memories and to bridge the gap between high cost random access memories (RAM's) and slow access magnetic memories.Keywords
This publication has 7 references indexed in Scilit:
- The two-phase offset gate CCDIEEE Transactions on Electron Devices, 1975
- Performance characteristics of the offset-gate charge-coupled deviceIEEE Transactions on Electron Devices, 1975
- Offset mask charge coupled devices for memory applicationsPublished by Institute of Electrical and Electronics Engineers (IEEE) ,1974
- CCD memory optionsPublished by Institute of Electrical and Electronics Engineers (IEEE) ,1973
- A high density overlapping gate charge coupled device arrayPublished by Institute of Electrical and Electronics Engineers (IEEE) ,1973
- Electron beam and ion beam fabricated microwave switchIEEE Transactions on Electron Devices, 1970
- Bucket-brigade electronics: new possibilities for delay, time-axis conversion, and scanningIEEE Journal of Solid-State Circuits, 1969