An ultra low power LNA with 15dB gain and 4.4db NF in 90nm CMOS process for 60 GHz phase array radio
- 1 June 2008
- conference paper
- Published by Institute of Electrical and Electronics Engineers (IEEE)
Abstract
This paper presents a 60 GHz LNA designed in a 90 nm CMOS process with 6 metals Cu thick metal, and Ft/Fmax of 100 GHz/150 GHz demonstrating best known noise figure, gain, power consumption and size compared to earlier 60-GHz LNAs reported. It features 15 dB of gain, a measured noise figure (NF) of 4.4 dB, while drawing 3 mA from a 1.3-V supply. The use of spiral inductors enables a reduction in transistor size, total power consumption, and die size. The LNA die area with/without pads is 0.32times0.44 mm2/0.14times0.27 mm2 respectively. First pass success was achieved by proper methodology of closed ground environment for passive structures and proper layout. The paper compares different transistor core sizes and different circuit topologies showing that a common source (CS) topology with a 10times1 um transistor width gives the best performance over all other options.Keywords
This publication has 4 references indexed in Scilit:
- Algorithmic Design of CMOS LNAs and PAs for 60-GHz RadioIEEE Journal of Solid-State Circuits, 2007
- Low-Power mm-Wave Components up to 104GHz in 90nm CMOSIEEE International Solid-State Circuits Conference, 2007
- 31-34GHz Low Noise Amplifier with On-chip Microstrip Lines and Inter-stage Matching in 90-nm Baseline CMOSPublished by Institute of Electrical and Electronics Engineers (IEEE) ,2006
- Integrated Phased Array Systems in SiliconProceedings of the IEEE, 2005