A comprehensive model of PMOS NBTI degradation
Top Cited Papers
- 1 January 2005
- journal article
- research article
- Published by Elsevier in Microelectronics Reliability
- Vol. 45 (1) , 71-81
- https://doi.org/10.1016/j.microrel.2004.03.019
Abstract
No abstract availableKeywords
This publication has 31 references indexed in Scilit:
- The impact of bias temperature instability for direct-tunneling ultra-thin gate oxide on MOSFET scalingPublished by Institute of Electrical and Electronics Engineers (IEEE) ,2003
- A new degradation mode of scaled p/sup +/ polysilicon gate pMOSFETs induced by bias temperature (BT) instabilityPublished by Institute of Electrical and Electronics Engineers (IEEE) ,2002
- A predictive reliability model for PMOS bias temperature degradationPublished by Institute of Electrical and Electronics Engineers (IEEE) ,2002
- Bias temperature instability in scaled p/sup +/ polysilicon gate p-MOSFET'sIEEE Transactions on Electron Devices, 1999
- Generalized diffusion-reaction model for the low-field charge-buildup instability at the Si-interfacePhysical Review B, 1995
- Negative bias stress of MOS devices at high electric fields and degradation of MNOS devicesJournal of Applied Physics, 1977
- Surface State Generation in MOS Structure by Applying High Field to the SiO2FilmJapanese Journal of Applied Physics, 1974
- On the Formation of Surface States during Stress Aging of Thermal Si-SiO[sub 2] InterfacesJournal of the Electrochemical Society, 1973
- A fully decoded 2048-bit electrically programmable FAMOS read-only memoryIEEE Journal of Solid-State Circuits, 1971
- Characteristics of the Surface-State Charge (Qss) of Thermally Oxidized SiliconJournal of the Electrochemical Society, 1967