Performance and Yield Optimization of mm-Wave PLL Front-End in 65nm SOI CMOS
- 1 June 2007
- conference paper
- Published by Institute of Electrical and Electronics Engineers (IEEE)
- No. 15292517,p. 525-528
- https://doi.org/10.1109/rfic.2007.380938
Abstract
A combination of LC-VCO and 2:1 CML static frequency divider has been fabricated in 65 nm SOI CMOS technology and operates at 70 GHz. A cascoded buffer amplifier is used in VCO-to-divider connection to compensate for the power losses caused by interconnect parasitics, and inductive peaking is employed for bandwidth enhancement. The bias condition of the frequency divider has been tuned to find an optimal bias point in existence of VCO and frequency divider operating range variation. The inter-die variation of VCO and divider performance variations over a wafer and their correlation have been estimated.Keywords
This publication has 3 references indexed in Scilit:
- Millimeter-wave CMOS designIEEE Journal of Solid-State Circuits, 2005
- A study of injection locking and pulling in oscillatorsIEEE Journal of Solid-State Circuits, 2004
- Dynamics of high-frequency CMOS dividersPublished by Institute of Electrical and Electronics Engineers (IEEE) ,2003