Large area silicon on insulator by double-merged epitaxial lateral overgrowth

Abstract
The process and feasibility verification for a full wafer silicon‐on‐insulator (SOI) process by using two merged epitaxial lateral overgrowths has been achieved. This process can be used to produce SOI material with a wide range of silicon thicknesses from 0.1 μm to several microns thick and is compatible with three‐dimensional circuit integration. Formation of local area SOI islands, formation of vertical wall seed windows, and epitaxial lateral overgrowth from these narrow vertical seeds have been demonstrated. This SOI process has the potential to reduce the defect density and cost of SOI substrates.