Limit cycles due to adder overflow in digital filters
- 1 July 1972
- journal article
- Published by Institute of Electrical and Electronics Engineers (IEEE) in IEEE Transactions on Circuit Theory
- Vol. 19 (4) , 342-346
- https://doi.org/10.1109/tct.1972.1083480
Abstract
In this paper we study the control of the amplitude of () EA limit cycles due to adder overflow which occur in the zero-input response of second-order digital filters. We consider a digital filter model in which the effects of quantization (i.e., roundoff, truncation, etc.) are included. Our analysis is sufficiently general in character that consideration is given to a wide variety of types of arithmetic. In addition to our new results, virtually all of the previously known results concerning such limit cycles also follow from our analysis. Since our results are all obtained by a single technique, the work thus tends to unify the body of knowledge in this area. Furthermore, our technique is easily generalized, and there is reason to believe that such generalizations could also be profitably applied to the analysis of higher order systems.Keywords
This publication has 4 references indexed in Scilit:
- Some Effects of Quantization and Adder Overflow on the Forced Response of Digital FiltersBell System Technical Journal, 1972
- Overflow Oscillations in Digital FiltersBell System Technical Journal, 1969
- An approach to the implementation of digital filtersIEEE Transactions on Audio and Electroacoustics, 1968
- Some Stability Theorems for Ordinary Difference EquationsSIAM Journal on Numerical Analysis, 1967