'Zone-refining' techniques for IC layout compaction
- 1 January 1990
- journal article
- Published by Institute of Electrical and Electronics Engineers (IEEE) in IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems
- Vol. 9 (2) , 167-179
- https://doi.org/10.1109/43.46783
Abstract
No abstract availableThis publication has 11 references indexed in Scilit:
- Generating incremental VLSI compaction spacing constraintsPublished by Association for Computing Machinery (ACM) ,1987
- Multiple Storage Quad Trees: A Simpler Faster Alternative to Bisector List Quad TreesIEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems, 1986
- Two-Dimensional Compaction by 'Zone Refining'Published by Institute of Electrical and Electronics Engineers (IEEE) ,1986
- A Subjective Review of CompactionPublished by Institute of Electrical and Electronics Engineers (IEEE) ,1985
- Graph-Optimization Techniques for IC Layout and CompactionIEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems, 1984
- A Hiererachical, Error-Tolerant CompactorPublished by Institute of Electrical and Electronics Engineers (IEEE) ,1984
- An algorithm for optimal two-dimensional compaction of VLSI layoutsIntegration, 1983
- Global Wiring by Simulated AnnealingIEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems, 1983
- Optimization by Simulated AnnealingScience, 1983
- An Algorithm to Compact a VLSI Symbolic Layout with Mixed ConstraintsIEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems, 1983