The ICAP parallel processor communications switch
- 13 January 2003
- proceedings article
- Published by Institute of Electrical and Electronics Engineers (IEEE)
Abstract
The architecture of a custom VLSI parallel communications switch (PARCOS) chip is described. The PARCOS chip consists of a communication matrix of 32-b serial inputs and 32-b serial outputs and an on-chip control memory. The control memory, called the connection pattern cache (CPC), is constructed so that PARCOS can hold up to 32 of the most frequently used connection patterns between its inputs and outputs. Any of these stored patterns is incrementally modifiable, and the connection pattern of the communication matrix can be switched from one stored pattern in the CPC to another, with a single instruction. This chip is used in building an easily reconfigurable, circuit-switched connection network for the interprocessor communication of the intermediate-level processors of the Image Understanding Architecture (IUA) prototype.Keywords
This publication has 7 references indexed in Scilit:
- An easily reconfigurable, circuit switched connection networkPublished by Institute of Electrical and Electronics Engineers (IEEE) ,2003
- The image understanding architectureInternational Journal of Computer Vision, 1989
- A synthesis algorithm for reconfigurable interconnection networksIEEE Transactions on Computers, 1988
- On the Impact of Communication Complexity on the Design of Parallel Numerical AlgorithmsIEEE Transactions on Computers, 1984
- Communication Issues in the Design and Analysis of Parallel AlgorithmsIEEE Transactions on Software Engineering, 1981
- On Rearrangeable Three-Stage Connecting NetworksBell System Technical Journal, 1962
- A Study of Non-Blocking Switching NetworksBell System Technical Journal, 1953