A HyperTransport Chip-to-Chip Interconnect Tunnel Developed Using SystemC
- 11 October 2006
- conference paper
- Published by Institute of Electrical and Electronics Engineers (IEEE)
- No. 10746005,p. 264-266
- https://doi.org/10.1109/rsp.2005.6
Abstract
This paper presents a HyperTransport (HT) tunnel developed in hardware with SystemC. HT is an excellent technology for implementing flexible high performance system switch fabrics applicable to rapid system prototyping. An overview of the proposed architecture is presented, followed by synthesis results. Performance analysis shows that, when configured as an 8-bit link and implemented in a 0.18/spl mu/m CMOS standard cell technology, the design can operate at 400 mega transfers/s. This paper discusses the advantages and drawbacks of working with SystemC to perform large scale hardware implementations.Keywords
This publication has 2 references indexed in Scilit:
- Design constraints of a hypertransport-compatible network-on-chipPublished by Institute of Electrical and Electronics Engineers (IEEE) ,2004
- Synthesis of embedded systemC design: a case study of digital neural networksPublished by Institute of Electrical and Electronics Engineers (IEEE) ,2004