A tool towards integration of IC process, device, and circuit simulation
- 9 December 2002
- conference paper
- Published by Institute of Electrical and Electronics Engineers (IEEE)
- p. 23.6/1-23.6/4
- https://doi.org/10.1109/cicc.1991.164017
Abstract
An interactive tool suitable for accurate characterization of arbitrary submicron devices is presented. The tool uses a transparent link with device simulation to obtain more accuracy than is possible with analytic models. While the tool can be used to generate typical device characteristics (I-V curves and delay analysis) useful for sensitivity analysis and analytic model development, a greater benefit of the tool is its ability to analyze parasitic devices that may lead to reliability problems. These parasitic devices are extremely difficult to characterize and tend to be overlooked. The tool is used to investigate the influence of these parasitics by analyzing the effect of layout on the latchup characteristics of a standard cell.Keywords
This publication has 4 references indexed in Scilit:
- A utility-based integrated process simulation systemPublished by Institute of Electrical and Electronics Engineers (IEEE) ,1990
- Verification of analytic point defect models using SUPREM-IV (dopant diffusion)IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems, 1988
- SIMPL-2: (SIMulated Profiles from the Layout-Version 2)IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems, 1988
- Iterative methods in semiconductor device simulationIEEE Transactions on Electron Devices, 1985