System design using the MIPS R3000/3010 RISC chipset

Abstract
By designing a system specifically targeted to support a high-performance RISC processor it is possible to achieve total system performance in balance with processor performance. However, to achieve this goal careful attention must be paid to the interactions between processor, memory, and I/O. In particular, the memory system must be designed to handle the voracious appetite of the RISC processor without starving I/O. The authors describe a third-generation RISC processor with advanced attributes resulting in a cycles per instruction average of 1.25 and the memory and I/O system which support it. Additionally, they describe attributes that allow the implementation of multiple-processor systems with cache coherency.<>

This publication has 0 references indexed in Scilit: