CMOS RF integrated circuits at 5 GHz and beyond
- 1 October 2000
- journal article
- Published by Institute of Electrical and Electronics Engineers (IEEE) in Proceedings of the IEEE
- Vol. 88 (10) , 1560-1571
- https://doi.org/10.1109/5.888995
Abstract
A strong demand for wireless products, an insatiable thirst for spectrum that pushes carrier frequencies ever upward, and the constant quest for higher performance at lower power and cost, have recently driven the development of radio frequency integrated circuit (RFIC) technology in unprecedented ways. These pressures are stimulating novel solutions that allow RFICs to enjoy more of the benefits of Moore's law than has been the case in the past. In addition to regular raw transistor speed increases, the growing number of interconnect layers allows the realization of improved inductors, capacitors, and transmission lines. A deeper understanding of noise at both the device and circuit level has improved the performance of low noise amplifiers (LNAs) and oscillators. Finally, an appropriate raiding of circuit ideas dating back to the vacuum tube era enables excellent performance, even when working close to the limits of a technology. This paper surveys some of these developments in the context of low-power RF CMOS technology, with a focus on an illustrative implementation of a low-power 5-GHz wireless LAN receiver in 0.25-/spl mu/m CMOS. Thanks to these recent advances in passive components and active circuits, the blocks comprising the receiver consume a total of approximately 37 mW. These blocks include an image-reject LNA, image-reject downconverter, and a complete frequency synthesizer. The overall noise figure is 5 dB, and the input-referred third-order intercept (IIP3) is -2 dBm. To underscore that 5 GHz does not represent an upper bound by any means, this paper concludes with a look at active circuits that function beyond 15-20 GHz, and a characterization of on-chip transmission lines up to 50 GHz, all in the context of how scaling is expected to shape future developments.Keywords
This publication has 19 references indexed in Scilit:
- Analysis and optimization of accumulation-mode varactor for RF ICsPublished by Institute of Electrical and Electronics Engineers (IEEE) ,2002
- Fractal capacitorsPublished by Institute of Electrical and Electronics Engineers (IEEE) ,2002
- MOS transistor modeling for RF IC designIEEE Journal of Solid-State Circuits, 2000
- A general theory of phase noise in electrical oscillatorsIEEE Journal of Solid-State Circuits, 1998
- A 1.5-V, 1.5-GHz CMOS low noise amplifierIEEE Journal of Solid-State Circuits, 1997
- Noise of field-effect transistors at very high frequenciesIEEE Transactions on Electron Devices, 1969
- A simple model of feedback oscillator noise spectrumProceedings of the IEEE, 1966
- Gate noise in field effect transistors at moderately high frequenciesProceedings of the IEEE, 1963
- A Third Method of Generation and Detection of Single-Sideband SignalsProceedings of the IRE, 1956
- The Causes for the Increase of the Admittances of Modern High-Frequency Amplifier Tubes on Short WavesProceedings of the IRE, 1938