Analysis of gate dielectrics for SiC power UMOSFETS
- 22 November 2002
- conference paper
- Published by Institute of Electrical and Electronics Engineers (IEEE)
Abstract
It has been shown theoretically that the specific on-resistance of the drift region of SiC FETs is about 200 times lower than that of silicon FETs with the same breakdown voltage. However, it has been reported that the blocking performance of the UMOSFET is limited by the breakdown of the gate dielectric and not by avalanche breakdown in SiC. The analysis indicates that this is because the electric fields in the SiO/sub 2/, gate dielectric exceed the dielectric breakdown field strength when high voltages are being blocked by the UMOSFET, well before the electric fields in the SiC are high enough to cause avalanche breakdown in the semiconductor. This paper analyzes the impact of replacing SiO/sub 2/, with high dielectric constant gate insulators to solve this problem.Keywords
This publication has 2 references indexed in Scilit:
- Conductivity Anisotropy in Epitaxial 6H and 4H SicMRS Proceedings, 1994
- Comparison of 6H-SiC, 3C-SiC, and Si for power devicesIEEE Transactions on Electron Devices, 1993