VLSI limitations from drain-induced barrier lowering
- 1 April 1979
- journal article
- Published by Institute of Electrical and Electronics Engineers (IEEE) in IEEE Transactions on Electron Devices
- Vol. 26 (4) , 461-469
- https://doi.org/10.1109/t-ed.1979.19449
Abstract
Drain-induced barrier lowering (DIBL) determines the ultimate proximity of surface diffusions and qualifies as one of the fundamental electrical limitations for VLSI. The important design parameters relating to DIBL are investigated using a numerical two-dimensional model, and a simple conceptual model is introduced as an aid for understanding the results. Under normal operating conditions of an IGFET, DIBL produces surface (rather than bulk) injection at the source. Comparison of a base case with a scaled design reveals that simple linear scaling by itself is insufficient for holding DIBL to a tolerable amount.Keywords
This publication has 12 references indexed in Scilit:
- Subthreshold conduction in MOSFET'sIEEE Transactions on Electron Devices, 1978
- Simple model for threshold voltage in a short-channel IGFETIEEE Transactions on Electron Devices, 1977
- A simple theory to predict the threshold voltage of short-channel IGFET'sSolid-State Electronics, 1974
- Design of ion-implanted MOSFET's with very small physical dimensionsIEEE Journal of Solid-State Circuits, 1974
- Drain voltage limitations of MOS transistorsSolid-State Electronics, 1974
- Subthreshold design considerations for insulated gate field-effect transistorsIEEE Journal of Solid-State Circuits, 1974
- Punchthrough currents in short-channel m.o.s.t. devicesElectronics Letters, 1973
- Steady State Mathematical Theory for the Insulated Gate Field Effect TransistorIBM Journal of Research and Development, 1973
- Fundamental limitations in microelectronics—I. MOS technologySolid-State Electronics, 1972
- Design of micron MOS switching devicesPublished by Institute of Electrical and Electronics Engineers (IEEE) ,1972