A high-quality stacked thermal/LPCVD gate oxide technology for ULSI
- 1 February 1993
- journal article
- Published by Institute of Electrical and Electronics Engineers (IEEE) in IEEE Electron Device Letters
- Vol. 14 (2) , 72-73
- https://doi.org/10.1109/55.215112
Abstract
By stacking thermal and high-quality LPCVD (low-pressure chemical vapor deposition) SiO/sub 2/ films, gate oxides with very low defect densities are demonstrated. Whereas previous reports suggested that a thick layer of LPCVD oxide can improve the stacked gate oxide defect density, it is demonstrated that even 25 AA of LPCVD oxide is sufficient to dramatically reduce the defect density compared to thermal oxide films. The projected scaling limit for this technology is estimated to be as low as 70 AA for the total stack thickness. An optimized thermal/LPCVD oxide technology is very promising as the gate dielectric for sub-half-micrometer CMOS technology.<>Keywords
This publication has 3 references indexed in Scilit:
- Synthesis and characterization of high quality ultrathin gate oxides for VLSI/ULSI circuitsPublished by Institute of Electrical and Electronics Engineers (IEEE) ,2003
- Direct Evidence for 1 nm Pores in “Dry”Thermal SiO2 from High Resolution Transmission Electron MicroscopyJournal of the Electrochemical Society, 1980
- Silicon Oxidation Studies: Some Aspects of the Initial Oxidation RegimeJournal of the Electrochemical Society, 1978