An Array Layout Methodology for VLSI Circuits
- 1 December 1986
- journal article
- Published by Institute of Electrical and Electronics Engineers (IEEE) in IEEE Transactions on Computers
- Vol. C-35 (12) , 1055-1067
- https://doi.org/10.1109/TC.1986.1676713
Abstract
A new methodology for the layout design of several classes of useful VLSI structures is proposed. The approach produces a structured layout for commonly found computation structures, using regular elements called layout slices. Algorithms for optimal array realization are described that offer several significant advantages over existing layout schemes. Any network that can be decomposed into instances of these structures can therefore be realized using layout slices. Algorithms for the array realization of a class of arbitrary networks are also described. Several well-known structures such as trees, carry-save adders and cube-connected cycles can be realized using the proposed array layout methodology, not only with optimal area but also with several features necessary for practical implementation, e.g., access to key nodes, high area utilization and global signal routing. The proposed methodology is illustrated with actual layouts of useful circuits.Keywords
This publication has 11 references indexed in Scilit:
- An area-time efficient NMOS adderIntegration, 1983
- A Regular Layout for Parallel AddersIEEE Transactions on Computers, 1982
- A Survey of Interconnection NetworksComputer, 1981
- The Binary Tree as an Interconnection Network: Applications to Multiprocessor Systems and VLSIIEEE Transactions on Computers, 1981
- Universality considerations in VLSI circuitsIEEE Transactions on Computers, 1981
- Bounds on minimax edge length for complete binary treesPublished by Association for Computing Machinery (ACM) ,1981
- On the area of binary tree layoutsInformation Processing Letters, 1980
- A Compact High-Speed Parallel Multiplication SchemeIEEE Transactions on Computers, 1977
- Applications of a planar separator theoremPublished by Institute of Electrical and Electronics Engineers (IEEE) ,1977
- Finding Minimum Spanning TreesSIAM Journal on Computing, 1976