Capacitor test simulation of retention and imprint characteristics for ferroelectric memory operation
- 1 April 1997
- journal article
- device intergration-issues-and-testing
- Published by Taylor & Francis in Integrated Ferroelectrics
- Vol. 16 (1) , 63-76
- https://doi.org/10.1080/10584589708013030
Abstract
Ferroelectric memory devices are subject to failure due to both a simple loss of retention or due to imprint. The difference between retention and imprint as described here depends on the test history of the device. A pulsed capacitor test has been devised to simulate the signal available to a typical memory cell after time and temperature stress. The test sequence consists of individual pulses used to compare the switched component to the non-switched component with the difference being the signal available for memory operation. It has been found that this signal when plotted versus log time for a fixed bake temperature stress produces a straight line.Keywords
This publication has 6 references indexed in Scilit:
- Electrical properties of PZT thin films for memory applicationIntegrated Ferroelectrics, 1995
- The temperature dependence of ferroelectric imprintIntegrated Ferroelectrics, 1995
- The imprint mechanism in ferroelectric capacitorsIntegrated Ferroelectrics, 1995
- Fatigue-free ferroelectric capacitors with platinum electrodesNature, 1995
- Fatigue and retention of Pb(Zr0.53Ti0.47)O3 thin film capacitors with Pt and RuO2 electrodesIntegrated Ferroelectrics, 1994
- Fatigue and aging in ferroelectric PbZr0.2Ti0.8O3/YBa2Cu3O7 heterostructuresIntegrated Ferroelectrics, 1992