A programmer's view of the 80960 architecture
- 7 January 2003
- conference paper
- Published by Institute of Electrical and Electronics Engineers (IEEE)
Abstract
The 80960 processor integrates many architectural features normally found in RISC (reduced-instruction-set computer) processors with others found in more traditional architectures. The result is a processor providing high performance while presenting few difficulties for either applications or compiler writers. A discussion is presented of the programming model of the 960, including aspects of the instruction set and the register architecture. Techniques for effective use of the 960 from both assembly language and high-level languages are discussed, including the subroutine calling sequence designed for the architecture.<>Keywords
This publication has 4 references indexed in Scilit:
- Design tradeoffs to support the C programming language in the CRISP microprocessorACM SIGARCH Computer Architecture News, 1987
- Reduced instruction set computersCommunications of the ACM, 1985
- DhrystoneCommunications of the ACM, 1984
- Register allocation for freePublished by Association for Computing Machinery (ACM) ,1982