CMOS Circuit Speed and Buffer Optimization
- 1 March 1987
- journal article
- Published by Institute of Electrical and Electronics Engineers (IEEE) in IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems
- Vol. 6 (2) , 270-281
- https://doi.org/10.1109/tcad.1987.1270271
Abstract
An improved timing model for CMOS combinational logic is presented. The model is based on an analytical solution for the CMOS inverter output response to an input ramp. This model yields a better understanding of the switching behavior of the CMOS inverter than the step-response model by considering the slope of the input waveform. Essentially, the propagation delay is shown to be the sum of the step-response delay and an input dependent delay that may account for as much as 50-100 percent of the total delay. The matching between the ramp input and the characteristic input waveforms is shown to be easily performed for excellent agreement in output response and propagation delay. Even though the short-circuit current is neglected, its influence is shown to be small and may be corrected. As an example, the timing model is used to optimize CMOS output buffers for minimum delay. If the intrinsic output load capacitance is included in the model, the optimum tapering factor is shown to be not e but a value in the range 3-5 depending on process parameters and design style. Also, due to the input dependence of the propagation delay, the last inverter stage in the buffer should have a larger tapering factor than the other stages for minimum delay.Keywords
This publication has 7 references indexed in Scilit:
- A Switch-Level Timing Verifier for Digital MOS VLSIIEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems, 1985
- Delay analysis of Si NMOS Gbit/s logic circuitsIEEE Journal of Solid-State Circuits, 1984
- Short-circuit dissipation of static CMOS circuitry and its impact on the design of buffer circuitsIEEE Journal of Solid-State Circuits, 1984
- Driving large capacitance in MOS LIS systemsIEEE Journal of Solid-State Circuits, 1984
- Delay-Time Modeling for ED MOS Logic LSIIEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems, 1983
- CMOS circuit optimizationSolid-State Electronics, 1983
- Switching speeds of MOS invertersIEEE Journal of Solid-State Circuits, 1980