Bandwidth extension in CMOS with optimized on-chip inductors
Top Cited Papers
- 1 March 2000
- journal article
- Published by Institute of Electrical and Electronics Engineers (IEEE) in IEEE Journal of Solid-State Circuits
- Vol. 35 (3) , 346-355
- https://doi.org/10.1109/4.826816
Abstract
We present a technique for enhancing the bandwidth of gigahertz broad-band circuitry by using optimized on-chip spiral inductors as shunt-peaking elements. The series resistance of the on-chip inductor is incorporated as part of the load resistance to permit a large inductance to be realized with minimum area and capacitance. Simple, accurate inductance expressions are used in a lumped circuit inductor model to allow the passive and active components in the circuit to be simultaneously optimized. A quick and efficient global optimization method, based on geometric programming, is discussed. The bandwidth extension technique is applied in the implementation of a 2.125-Gbaud preamplifier that employs a common-gate input stage followed by a cascoded common-source stage. On-chip shunt peaking is introduced at the dominant pole to improve the overall system performance, including a 40% increase in the transimpedance. This implementation achieves a 1.6-k/spl Omega/ transimpedance and a 0.6-/spl mu/A input-referred current noise, while operating with a photodiode capacitance of 0.6 pF. A fully differential topology ensures good substrate and supply noise immunity. The amplifier, implemented in a triple-metal, single-poly, 14-GHz f/sub Tmax/, 0.5-/spl mu/m CMOS process, dissipates 225 mW, of which 110 mW is consumed by the 50-/spl Omega/ output driver stage. The optimized on-chip inductors consume only 15% of the total area of 0.6 mm/sup 2/.Keywords
This publication has 17 references indexed in Scilit:
- Design and optimization of LC oscillatorsPublished by Institute of Electrical and Electronics Engineers (IEEE) ,2003
- Optimization of inductor circuits via geometric programmingPublished by Institute of Electrical and Electronics Engineers (IEEE) ,2003
- A physical model for planar spiral inductors on siliconPublished by Institute of Electrical and Electronics Engineers (IEEE) ,2002
- An analytical model of planar inductors on lowly doped silicon substrates for high frequency analog design up to 3 GHzPublished by Institute of Electrical and Electronics Engineers (IEEE) ,2002
- Front-end CMOS chipset for fiber-based gigabit EthernetPublished by Institute of Electrical and Electronics Engineers (IEEE) ,2002
- Simple accurate expressions for planar spiral inductancesIEEE Journal of Solid-State Circuits, 1999
- A 1.5-V, 1.5-GHz CMOS low noise amplifierIEEE Journal of Solid-State Circuits, 1997
- On-chip Spiral Inductors With Patterned Ground Shields For Si-based RF IC'sPublished by Institute of Electrical and Electronics Engineers (IEEE) ,1997
- Multilevel-spiral inductors using VLSI interconnect technologyIEEE Electron Device Letters, 1996
- Design of Planar Rectangular Microelectronic InductorsIEEE Transactions on Parts, Hybrids, and Packaging, 1974