Analysis and architecture design of an HDTV720p 30 frames/s H.264/AVC encoder
Top Cited Papers
- 30 May 2006
- journal article
- Published by Institute of Electrical and Electronics Engineers (IEEE) in IEEE Transactions on Circuits and Systems for Video Technology
- Vol. 16 (6) , 673-688
- https://doi.org/10.1109/tcsvt.2006.873163
Abstract
H.264/AVC significantly outperforms previous video coding standards with many new coding tools. However, the better performance comes at the price of the extraordinarily huge computational complexity and memory access requirement, which makes it difficult to design a hardwired encoder for real-time applications. In addition, due to the complex, sequential, and highly data-dependent characteristics of the essential algorithms in H.264/AVC, both the pipelining and the parallel processing techniques are constrained to be employed. The hardware utilization and throughput are also decreased because of the block/MB/frame-level reconstruction loops. In this paper, we describe our techniques to design the H.264/AVC video encoder for HDTV applications. On the system design level, in consideration of the characteristics of the key components and the reconstruction loops, the four-stage macroblock pipelined system architecture is first proposed with an efficient scheduling and memory hierarchy. On the module design level, the design considerations of the significant modules are addressed followed by the hardware architectures, including low-bandwidth integer motion estimation, parallel fractional motion estimation, reconfigurable intrapredictor generator, dual-buffer block-pipelined entropy coder, and deblocking filter. With these techniques, the prototype chip of the efficient H.264/AVC encoder is implemented with 922.8 K logic gates and 34.72-KB SRAM at 108-MHz operation frequency.Keywords
This publication has 21 references indexed in Scilit:
- Dual-block-pipelined VLSI architecture of entropy coding for H.264/AVC baseline profilePublished by Institute of Electrical and Electronics Engineers (IEEE) ,2005
- A 1.3TOPS H.264/AVC single-chip encoder for HDTV applicationsPublished by Institute of Electrical and Electronics Engineers (IEEE) ,2005
- An Amba-Compliant Deblocking Filter IP For H.264/AVCPublished by Institute of Electrical and Electronics Engineers (IEEE) ,2005
- Video coding using the H.264/MPEG-4 AVC compression standardSignal Processing: Image Communication, 2004
- Video coding with H.264/AVC: tools, performance, and complexityIEEE Circuits and Systems Magazine, 2004
- Rate-constrained coder control and comparison of video coding standardsIEEE Transactions on Circuits and Systems for Video Technology, 2003
- Adaptive deblocking filterIEEE Transactions on Circuits and Systems for Video Technology, 2003
- Performance analysis and architecture evaluation of MPEG-4 video codec systemPublished by Institute of Electrical and Electronics Engineers (IEEE) ,2002
- On the data reuse and memory bandwidth analysis for full-search block-matching VLSI architectureIEEE Transactions on Circuits and Systems for Video Technology, 2002
- A 60-MHz 240-mW MPEG-4 videophone LSI with 16-Mb embedded DRAMIEEE Journal of Solid-State Circuits, 2000