VLSI implementation of inverse discrete cosine transformer and motion compensator for MPEG2 HDTV video decoding
- 1 January 1995
- journal article
- Published by Institute of Electrical and Electronics Engineers (IEEE) in IEEE Transactions on Circuits and Systems for Video Technology
- Vol. 5 (5) , 387-395
- https://doi.org/10.1109/76.473552
Abstract
No abstract availableThis publication has 8 references indexed in Scilit:
- A video DSP with a macroblock-level-pipeline and a SIMD type vector-pipeline architecture for MPEG2 codecPublished by Institute of Electrical and Electronics Engineers (IEEE) ,2002
- 200 MHz video compression macrocells using low-swing differential logicPublished by Institute of Electrical and Electronics Engineers (IEEE) ,2002
- A single-chip MPEG2 video decoder LSIPublished by Institute of Electrical and Electronics Engineers (IEEE) ,2002
- A 300-MHz 16-b BiCMOS video signal processorIEEE Journal of Solid-State Circuits, 1993
- A 100-MHz 2-D discrete cosine transform core processorIEEE Journal of Solid-State Circuits, 1992
- A video digital signal processor with a vector-pipeline architectureIEEE Journal of Solid-State Circuits, 1992
- A Fast Computational Algorithm for the Discrete Cosine TransformIEEE Transactions on Communications, 1977
- A new hardware realization of digital filtersIEEE Transactions on Acoustics, Speech, and Signal Processing, 1974