Benchmarking Nanotechnology for High-Performance and Low-Power Logic Transistor Applications
Top Cited Papers
- 14 March 2005
- journal article
- research article
- Published by Institute of Electrical and Electronics Engineers (IEEE) in IEEE Transactions on Nanotechnology
- Vol. 4 (2) , 153-158
- https://doi.org/10.1109/tnano.2004.842073
Abstract
Recently there has been tremendous progress made in the research of novel nanotechnology for future nanoelectronic applications. In particular, several emerging nanoelectronic devices such as carbon-nanotube field-effect transistors (FETs), Si nanowire FETs, and planar III-V compound semiconductor (e.g., InSb, InAs) FETs, all hold promise as potential device candidates to be integrated onto the silicon platform for enhancing circuit functionality and also for extending Moore's Law. For high-performance and low-power logic transistor applications, it is important that these research devices are frequently benchmarked against the existing Si logic transistor data in order to gauge the progress of research. In this paper, we use four key device metrics to compare these emerging nanoelectronic devices to the state-of-the-art planar and nonplanar Si logic transistors. These four metrics include: 1) CV/I or intrinsic gate delay versus physical gate length L/sub g/; 2) energy-delay product versus L/sub g/; 3) subthreshold slope versus L/sub g/; and 4) CV/I versus on-to-off-state current ratio I/sub ON//I/sub OFF/. The results of this benchmarking exercise indicate that while these novel nanoelectronic devices show promise and opportunities for future logic applications, there still remain shortcomings in the device characteristics and electrostatics that need to be overcome. We believe that benchmarking is a key element in accelerating the progress of nanotechnology research for logic transistor applications.Keywords
This publication has 19 references indexed in Scilit:
- Self-Aligned Ballistic Molecular Transistors and Electrically Parallel Nanotube ArraysNano Letters, 2004
- A Logic Nanotechnology Featuring Strained-SiliconIEEE Electron Device Letters, 2004
- Carbon Nanotube Field-Effect Transistors with Integrated Ohmic Contacts and High-κ Gate DielectricsNano Letters, 2004
- Drain voltage scaling in carbon nanotube transistorsApplied Physics Letters, 2003
- High Performance Silicon Nanowire Field Effect TransistorsNano Letters, 2003
- High-κ dielectrics for advanced carbon-nanotube transistors and logic gatesNature Materials, 2002
- Epitaxial core–shell and core–multishell nanowire heterostructuresNature, 2002
- Metal–insulator–semiconductor electrostatics of carbon nanotubesApplied Physics Letters, 2002
- Vertical scaling of carbon nanotube field-effect transistors using top gate electrodesApplied Physics Letters, 2002
- Doping and Electrical Transport in Silicon NanowiresThe Journal of Physical Chemistry B, 2000