The Diogenes Approach to Testable Fault-Tolerant Arrays of Processors
- 1 October 1983
- journal article
- Published by Institute of Electrical and Electronics Engineers (IEEE) in IEEE Transactions on Computers
- Vol. C-32 (10) , 902-910
- https://doi.org/10.1109/tc.1983.1676134
Abstract
This paper describes by a series of examples a strategy for designing testable fault-tolerant arrays of processors. The strategy achieves fault tolerance by introducing redundancy in an array's communication links rather than in its processing elements (PE's). The major characteristics of the designs produced are as follows.Keywords
This publication has 15 references indexed in Scilit:
- On Area and Yield Considerations for Fault-Tolerant VLSI Processor ArraysIEEE Transactions on Computers, 1984
- Area and Delay Penalties in Restructurable Wafer-Scale ArraysPublished by Springer Nature ,1983
- Wafer-scale integration of systolic arraysPublished by Institute of Electrical and Electronics Engineers (IEEE) ,1982
- Fault-tolerant wafer-scale architectures for VLSIACM SIGARCH Computer Architecture News, 1982
- Universality considerations in VLSI circuitsIEEE Transactions on Computers, 1981
- The power of a one-dimensional vector of processorsPublished by Springer Nature ,1981
- The Design of Special-Purpose VLSI ChipsComputer, 1980
- Wafer-scale integration-a fault-tolerant procedureIEEE Journal of Solid-State Circuits, 1978
- A Graph Model for Fault-Tolerant Computing SystemsIEEE Transactions on Computers, 1976
- On sparse graphs with dense long pathsComputers & Mathematics with Applications, 1975