Implementation of a 16 to 16 switching element for ATM exchanges
- 4 December 2002
- conference paper
- Published by Institute of Electrical and Electronics Engineers (IEEE)
- p. 1615-1627 vol.3
- https://doi.org/10.1109/glocom.1990.116762
Abstract
The authors describe the implementation of an ATM (asynchronous transfer mode) switching element with 16 inputs and 16 outputs at 600 Mb/s each. The single-board switching element is used as a basic switching block in a connection-oriented ATM switching network. The design of the switching element has become feasible using advanced (Bi)CMOS technologies. It is shown how the functional scheme is translated into a feasible chip partitioning and which design options were taken. In particular, the design of the cell switching facility and the queuing memory is treated in detail. A comparison between memory pooling and individual output queues is presented. By choosing the latter solution, the development schedule could be kept very tight. The testability of the chips remains good despite the high gate complexity. It is also shown that integrated TDM (time-division multiplexing) buses should be preferred over external switching means, e.g., a ring topology.Keywords
This publication has 5 references indexed in Scilit:
- An atm switching architecture with intrinsic multicast capabilities for the belgian broadband experimentPublished by Institute of Electrical and Electronics Engineers (IEEE) ,2005
- Metastability behavior of CMOS ASIC flip-flops in theory and testIEEE Journal of Solid-State Circuits, 1989
- A 140 Mbit/s CMOS LSI framer chip for a broad-band ISDN local access systemIEEE Journal of Solid-State Circuits, 1988
- Metastable Behavior in Digital SystemsIEEE Design & Test of Computers, 1987
- The behaviour of flip-flops used as synchronizers and prediction of their failure rateIEEE Journal of Solid-State Circuits, 1980