Perspectives of fully-depleted SOI transistors down to 20nm gate length
- 1 January 2002
- conference paper
- Published by Institute of Electrical and Electronics Engineers (IEEE)
- p. 137-139
- https://doi.org/10.1109/soi.2002.1044450
Abstract
Device simulations have been carried out for n-channel fully depleted SOI transistors with undoped channels and single gates. Si body thickness, lateral gradient of the doping concentration profiles in source and drain, and spacer width have been varied to explore the design space. Gate lengths, gate oxide thicknesses, and operating voltages were chosen for three technology nodes (90, 65, and 45 nm) according to the specifications of the International Technology Roadmap for Semiconductors (ITRS 2001).Keywords
This publication has 3 references indexed in Scilit:
- SOI: a metamorphosis of siliconIEEE Circuits and Devices Magazine, 1999
- Deep-submicrometer channel design in silicon-on-insulator (SOI) MOSFET'sIEEE Electron Device Letters, 1994
- SOI (Silicon-On-Insulator) for High Speed Ultra Large Scale IntegrationJapanese Journal of Applied Physics, 1994