Efficient thermal placement of standard cells in 3D ICs using a force directed approach
Top Cited Papers
- 13 May 2004
- conference paper
- Published by Institute of Electrical and Electronics Engineers (IEEE)
Abstract
As the technology node progresses, thermal problems are becoming more prominent especially in the developing technology of three-dimensional (3D) integrated circuits. The thermal placement method presented in this paper uses an iterative force-directed approach in which thermal forces direct cells away from areas of high temperature. Finite element analysis (FEA) is used to calculate temperatures efficiently during each iteration. Benchmark circuits produce thermal placements with both lower temperatures and thermal gradients while wirelength is minimally affected.Keywords
This publication has 7 references indexed in Scilit:
- Partition-driven standard cell thermal placementPublished by Association for Computing Machinery (ACM) ,2003
- Benefits of vertically stacked integrated circuits for sequential logicPublished by Institute of Electrical and Electronics Engineers (IEEE) ,2002
- An analytical 3-D placement that reserves routing spacePublished by Institute of Electrical and Electronics Engineers (IEEE) ,2002
- 3-D ICs: a novel chip design for improving deep-submicrometer interconnect performance and systems-on-chip integrationProceedings of the IEEE, 2001
- Cell-level placement for improving substrate thermal distributionIEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems, 2000
- Generic global placement and floorplanningPublished by Association for Computing Machinery (ACM) ,1998
- A matrix synthesis approach to thermal placementPublished by Association for Computing Machinery (ACM) ,1997