Photonic NoC for DMA Communications in Chip Multiprocessors
- 1 August 2007
- conference paper
- Published by Institute of Electrical and Electronics Engineers (IEEE)
Abstract
As multicore architectures prevail in modern high- performance processor chip design, the communications bottleneck has begun to penetrate on-chip interconnects. With vastly growing numbers of cores and on-chip computation, a high-bandwidth, low-latency, and, perhaps most importantly, low-power communication infrastructure is critically required for next generation chip multiprocessors. Recent remarkable advances in silicon photonics and the integration of photonic elements with standard CMOS processes suggest the use of photonic networks-on-chip. In this paper we review the previously proposed architecture of a hybrid electronic/photonic NoC. We improve the former internally blocking switches by designing a non-blocking photonic switch, and we estimate the optical loss budget and area requirements of a practical NoC implementation based on the new switches. Additionally, we tackle one of the key performance challenges: the latency associated with setting-up photonic paths. Simulations show that the technique suggested can substantially reduce the latency and increase the effective bandwidth. Finally, we consider the DMA communication model in the context of the photonic network and evaluate the optimal DMA block size.Keywords
This publication has 15 references indexed in Scilit:
- On the Design of a Photonic Network-on-ChipPublished by Institute of Electrical and Electronics Engineers (IEEE) ,2007
- Characterization of a 4$\,\times\,$4 Gb/s Parallel Electronic Bus to WDM Optical Link Silicon Photonic TranslatorIEEE Photonics Technology Letters, 2007
- Ultracompact optical buffers on a silicon chipNature Photonics, 2006
- Cell Multiprocessor Communication Network: Built for SpeedIEEE Micro, 2006
- CMOS Photonics for High-Speed InterconnectsIEEE Micro, 2006
- Microarchitecture of a High-Radix RouterPublished by Institute of Electrical and Electronics Engineers (IEEE) ,2005
- Interconnections in Multi-Core ArchitecturesACM SIGARCH Computer Architecture News, 2005
- Trends toward on-chip networked microsystemsInternational Journal of High Performance Computing and Networking, 2005
- Replacing global wires with an on-chip networkPublished by Association for Computing Machinery (ACM) ,2005
- Route packets, net wiresPublished by Association for Computing Machinery (ACM) ,2001