Tempest and Typhoon: user-level shared memory
Top Cited Papers
- 17 December 2002
- conference paper
- Published by Institute of Electrical and Electronics Engineers (IEEE)
- p. 325-336
- https://doi.org/10.1109/isca.1994.288138
Abstract
Future parallel computers must efficiently execute not only hand-coded applications but also programs written in high-level, parallel programming languages. Today's machines limit these programs to a single communication paradigm, either message-passing or shared-memory, which results in uneven performance. The authors address this problem by defining an interface, Tempest, that exposes low-level communication and memory-system mechanisms so programmers and compilers can customize policies for a given application. Typhoon is a proposed hardware platform that implements these mechanisms with a fully-programmable, user-level processor in the network interface. The authors demonstrate the utility of Tempest with two examples. First, the Stache protocol uses Tempest's fine-grain access control mechanisms to manage part of a processor's local memory as a large, fully-associative cache for remote data. The authors simulated Typhoon on the Wisconsin Wind Tunnel and found that Stache running on Typhoon performs comparably (/spl plusmn/30%) to an all-hardware Dir/sub N/NB cache-coherence protocol for five shared-memory programs. Second, they illustrate how programmers or compilers can use Tempest's flexibility to exploit an application's sharing patterns with a custom protocol. For the EM3D application, the custom protocol improves performance up to 35% over the all-hardware protocol.Keywords
This publication has 32 references indexed in Scilit:
- Monsoon: an explicit token-store architecturePublished by Institute of Electrical and Electronics Engineers (IEEE) ,2002
- The Wisconsin Wind TunnelPublished by Association for Computing Machinery (ACM) ,1993
- An empirical comparison of the Kendall Square Research KSR-1 and Stanford DASH multiprocessorsPublished by Association for Computing Machinery (ACM) ,1993
- The message-driven processor: a multicomputer processing node with efficient mechanismsIEEE Micro, 1992
- SPLASHACM SIGARCH Computer Architecture News, 1992
- TPublished by Association for Computing Machinery (ACM) ,1992
- Run-time parallelization and scheduling of loopsIEEE Transactions on Computers, 1991
- Run-time scheduling and execution of loops on message passing machinesJournal of Parallel and Distributed Computing, 1990
- Universal mechanisms for concurrencyPublished by Springer Nature ,1989
- Symbolics ArchitectureComputer, 1987