Critical path issue in VLSI design
- 7 January 2003
- conference paper
- Published by Institute of Electrical and Electronics Engineers (IEEE)
- p. 520-523
- https://doi.org/10.1109/iccad.1989.77004
Abstract
An approach is proposed to the prediction, prior to layout, of the paths and nets that will most likely be critical after layout. The approach makes use of the notion of categorization. The parameters that are highly correlated with the total path delay are first identified. These parameters are combined in a single score function. This function is evaluated for each enumerated path. The k paths with the smallest scores (or largest depending on the score function) are the most critical paths. The nets covered by the selected paths are the predicted critical nets. The nets are also ranked according to their coverage frequencies, timing (load factors), and physical characteristics (number of loading pins). A description is given of the delay model used and the authors' approach to the prediction of the dangerous paths and nets. Some experimental results are presented.Keywords
This publication has 7 references indexed in Scilit:
- Critical path issue in VLSI designPublished by Institute of Electrical and Electronics Engineers (IEEE) ,2003
- Predictive tools in VLSI system design: timing aspectsPublished by Institute of Electrical and Electronics Engineers (IEEE) ,2003
- Chip layout optimization using critical path weightingPublished by Association for Computing Machinery (ACM) ,1988
- Timing Analysis and Performance Improvement of MOS VLSI DesignsIEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems, 1987
- Timing influenced layout designPublished by Association for Computing Machinery (ACM) ,1985
- Timing Verification and the Timing Analysis programPublished by Association for Computing Machinery (ACM) ,1982
- Developments in logic network path delay analysisPublished by Association for Computing Machinery (ACM) ,1982