0.3- mu m advanced SAINT FET's having asymmetric n/sup +/-layers for ultra-high-frequency GaAs MMIC's
- 1 January 1988
- journal article
- Published by Institute of Electrical and Electronics Engineers (IEEE) in IEEE Transactions on Electron Devices
- Vol. 35 (1) , 18-24
- https://doi.org/10.1109/16.2411
Abstract
No abstract availableKeywords
This publication has 8 references indexed in Scilit:
- A 2 Gb/s Throughput GaAs Digital Time Switch LSI Using LSCFLPublished by Institute of Electrical and Electronics Engineers (IEEE) ,2005
- Determination of effective saturation velocity in n+self-aligned GaAs MESFET's with submicrometer gate lengthsIEEE Transactions on Electron Devices, 1986
- A GaAs 16-kbit static RAM using dislocation-free crystalIEEE Transactions on Electron Devices, 1986
- Below 10 ps/gate operation with buried p -layer SAINT FETsElectronics Letters, 1984
- Optimization of ion-implanted low noise GaAs metal-semiconductor field effect transistorsJournal of Applied Physics, 1984
- Low-Noise MESFET's for Ion-Implanted GaAs MMIC'sIEEE Transactions on Microwave Theory and Techniques, 1983
- Self-align implantation for n + -layer technology (SAINT) for high-speed GaAs ICsElectronics Letters, 1982
- Optimal noise figure of microwave GaAs MESFET'sIEEE Transactions on Electron Devices, 1979