Source and Drain Parasitic Resistances of Amorphous Silicon Transistors: Comparison between Top Nitride and Bottom Nitride Configurations
- 1 August 1996
- journal article
- Published by IOP Publishing in Japanese Journal of Applied Physics
- Vol. 35 (8R) , 4257-4260
- https://doi.org/10.1143/jjap.35.4257
Abstract
The source and drain parasitic resistances of amorphous silicon based thin film transistors (aSi:H TFT) are investigated using a very simple TFT model including a parameter extraction method. We show that this method provides an accurate measurement of these resistances and clearly explains their influence on the apparent field effect mobility µ a of the TFTs. We compare the parasitic resistances of TFTs for the top nitride (TN) and bottom nitride (BN) configurations and we show that the usual different performances observed on the two configurations can be mainly attributed to the differences in the parasitic resistances.Keywords
This publication has 5 references indexed in Scilit:
- Electrical Properties of Amorphous Silicon Transistors and MIS‐Devices: Comparative Study of Top Nitride and Bottom Nitride ConfigurationsJournal of the Electrochemical Society, 1993
- An experimental study of the source/drain parasitic resistance effects in amorphous silicon thin film transistorsJournal of Applied Physics, 1992
- Some electrical properties of amorphous silicon/amorphous silicon nitride interfaces: Top nitride and bottom nitride configurations in MNS and TFT devicesJournal of Applied Physics, 1992
- In situ investigation of the amorphous silicon/silicon nitride interfaces by spectroellipsometryJournal of Applied Physics, 1991
- Effects of the Deposition Sequence on Amorphous Silicon Thin-Film TransistorsJapanese Journal of Applied Physics, 1989