Sources of failures and yield improvement for VLSI and restructurable interconnects for RVLSI and WSI: Part I—Sources of failures and yield improvement for VLSI
- 1 June 1984
- journal article
- Published by Institute of Electrical and Electronics Engineers (IEEE) in Proceedings of the IEEE
- Vol. 72 (6) , 690-708
- https://doi.org/10.1109/PROC.1984.12917
Abstract
Redundancy of both logic circuits and interconnections is the core principle of both RVLSI (Restructurable or Fault-Tolerant VLSI) and WSI (Wafer Scale Integration). For varying complexity and sizes of circuits different factors of redundancy are required. Effective use of redundancy requires understanding of the failures and failure modes at different stages of the processing and lifetime of VLSI and WSI circuits. This paper consists of two parts. In Part I, sources of failures for MOS devices are discussed. Manifestations of physical failures are described. Use of redundancy for the yield improvement of VLSI circuits is explored through the use of a mathematical model. It is shown that interconnection density and pattern complexities around each section determines the effectiveness of yield improvement. In Part II (to be published in a forthcoming issue), programmable interconnect technologies are described to facilitate restructuring of VLSI and WSI circuits, in this case as they apply to yield improvement through the use of redundancy.Keywords
This publication has 75 references indexed in Scilit:
- Device modelingProceedings of the IEEE, 1983
- Interconnection delays in MOSFET VLSIIEEE Journal of Solid-State Circuits, 1981
- The impact of scaling laws on the choice of n-channel or p-channel for MOS VLSIIEEE Electron Device Letters, 1980
- Circuit Implementation of Fusible Redundant Addresses on RAMs for Productivity EnhancementIBM Journal of Research and Development, 1980
- Placement and average interconnection lengths of computer logicIEEE Transactions on Circuits and Systems, 1979
- Fault tolerant 92160 bit multiphase CCD memoryPublished by Institute of Electrical and Electronics Engineers (IEEE) ,1977
- Design of ion-implanted MOSFET's with very small physical dimensionsIEEE Journal of Solid-State Circuits, 1974
- Equivalence of Memory to “Random Logic”IBM Journal of Research and Development, 1974
- Easily Testable Iterative SystemsIEEE Transactions on Computers, 1973
- A fully-decoded 2048-bit electrically-programmable MOS ROMPublished by Institute of Electrical and Electronics Engineers (IEEE) ,1971