High performance fully-depleted tri-gate CMOS transistors
Top Cited Papers
- 25 June 2003
- journal article
- Published by Institute of Electrical and Electronics Engineers (IEEE) in IEEE Electron Device Letters
- Vol. 24 (4) , 263-265
- https://doi.org/10.1109/led.2003.810888
Abstract
Fully-depleted (FD) tri-gate CMOS transistors with 60 nm physical gate lengths on SOI substrates have been fabricated. These devices consist of a top and two side gates on an insulating layer. The transistors show near-ideal subthreshold gradient and excellent DIBL behavior, and have drive current characteristics greater than any non-planar devices reported so far, for correctly-targeted threshold voltages. The tri-gate devices also demonstrate full depletion at silicon body dimensions approximately 1.5 - 2 times greater than either single gate SOI or non-planar double-gate SOI for similar gate lengths, indicating that these devices are easier to fabricate using the conventional fabrication tools. Comparing tri-gate transistors to conventional bulk CMOS device at the same technology node, these non-planar devices are found to be competitive with similarly-sized bulk CMOS transistors. Furthermore, three-dimensional (3-D) simulations of tri-gate transistors with transistor gate lengths down to 30 nm show that the 30 nm tri-gate device remains fully depleted, with near-ideal subthreshold swing and excellent short channel characteristics, suggesting that the tri-gate transistor could pose a viable alternative to bulk transistors in the near future.Keywords
This publication has 7 references indexed in Scilit:
- Silicon-on-insulator 'gate-all-around device'Published by Institute of Electrical and Electronics Engineers (IEEE) ,2002
- Device design considerations for double-gate, ground-plane, and single-gated ultra-thin SOI MOSFET's at the 25 nm channel length generationPublished by Institute of Electrical and Electronics Engineers (IEEE) ,2002
- An enhanced 130 nm generation logic technology featuring 60 nm transistors optimized for high performance and low power at 0.7 - 1.4 VPublished by Institute of Electrical and Electronics Engineers (IEEE) ,2002
- Sub-60-nm quasi-planar FinFETs fabricated using a simplified processIEEE Electron Device Letters, 2001
- Pi-Gate SOI MOSFETIEEE Electron Device Letters, 2001
- Wire-channel and wrap-around-gate metal–oxide–semiconductor field-effect transistors with a significant reduction of short channel effectsJournal of Vacuum Science & Technology B: Microelectronics and Nanometer Structures, 1997
- Scaling the Si MOSFET: from bulk to SOI to bulkIEEE Transactions on Electron Devices, 1992